Hardware-Software Co-Optimization of Long-Latency Stochastic Computing

IEEE EMBEDDED SYSTEMS LETTERS(2023)

引用 0|浏览2
暂无评分
摘要
Stochastic computing (SC) is an emerging paradigm that offers hardware-efficient solutions for developing low-cost and noise-robust architectures. In SC, deterministic logic systems are employed along with bit-stream sources to process scalar values. However, using long bit-streams introduces challenges, such as increased latency and significant energy consumption. To address these issues, we present an optimization-oriented approach for modeling and sizing new logic gates, which results in optimal latency. The optimization process is automated using hardware-software cooperation by integrating Cadence and MATLAB environments. Initially, we optimize the circuit topology by leveraging the design parameters of two-input basic logic gates. This optimization is performed using a multiobjective approach based on a deep neural network. Subsequently, we employ the proposed gates to demonstrate favorable solutions targeting SC-based operations.
更多
查看译文
关键词
Logic gates,Transistors,Libraries,Geometry,Power demand,Artificial neural networks,Stochastic processes,Analog optimization,co-processing,latency reduction,stochastic computing (SC)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要