Poster - Hvisc: A Portable Abstraction For Heterogeneous Parallel Systems

PACT(2016)

引用 0|浏览94
暂无评分
摘要
Programming heterogeneous parallel systems can be extremely complex because a single system may include multiple different parallelism models, instruction sets, and memory hierarchies, and different systems use different combinations of these features. We propose a carefully designed parallel abstraction of heterogeneous hardware a hierarchical dataflow graph with shared memory and vector instructions that is able to capture the parallelism in a wide range of popular parallel hardware. We use this abstraction, which we call hVISC, to define a Virtual Instruction Set Architecture (ISA) that aims to address both functional portability and performance portability across heterogeneous systems. hVISC is more general than existing virtual instruction sets such as PTX, HSAIL and SPIR, e.g., it can capture both streaming parallelism and general dataflow parallelism.
更多
查看译文
关键词
programming heterogeneous parallel systems,POSTER-hVISC,portable abstraction,memory hierarchies,heterogeneous hardware parallel abstraction designed,hierarchical dataflow graph,shared memory,virtual instruction set architecture,ISA,functional portability,performance portability
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要