Decoupling Loads For Nano-Instruction Set Computers

ACM SIGARCH Computer Architecture News(2016)

引用 2|浏览19
暂无评分
摘要
We propose an ISA extension that decouples the data access and register write operations in a load instruction. We describe system and hardware support for decoupled loads. Furthermore, we show how compilers can generate better static instruction schedules by hoisting a decoupled load's data access above may-alias stores and branches. We find that decoupled loads improve performance with geometric mean speedups of 8.4%.
更多
查看译文
关键词
RISC,may-alias stores,decoupled load data access,static instruction schedules,compilers,load instruction,register write operations,ISA extension,nanoinstruction set computers
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要