A 2.78 mm2 65 nm CMOS gigabit MIMO iterative detection and decoding receiver

ESSCIRC(2012)

引用 17|浏览13
暂无评分
摘要
Iterative detection and decoding (IDD), combined with spatial-multiplexing multiple-input multiple-output (MIMO) transmission, is a key technique to improve spectral efficiency in wireless communications. In this paper we present the - to the best of our knowledge - first complete silicon implementation of a MIMO IDD receiver. MIMO detection is performed by a multi-core sphere decoder supporting up to 4×4 as antenna configuration and 64-QAM modulation. A flexible low-density parity check decoder is used for forward error correction. The 65nm CMOS ASIC has a core area of 2.78 mm2. Its maximum throughput exceeds 1 Gbit/s, at less than 1nJ/bit. The MIMO IDD ASIC enables more than 2 dB performance gains with respect to non-iterative receivers.
更多
查看译文
关键词
MIMO communication,forward error correction,iterative decoding,multiplexing,parity check codes,quadrature amplitude modulation,receivers,64-QAM modulation,CMOS ASIC,CMOS gigabit MIMO iterative detection,MIMO IDD ASIC,MIMO IDD receiver,MIMO transmission,antenna configuration,bit rate 1 Gbit/s,decoding receiver,flexible low-density parity check decoder,forward error correction,iterative detection and decoding,multicore sphere decoder,noniterative receivers,size 65 nm,spatial-multiplexing multiple-input multiple-output,wireless communications
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要