Code coverage of assertions using RTL source code analysis

Design Automation Conference(2014)

引用 24|浏览354
暂无评分
摘要
Assertions are gaining importance in pre-silicon hardware verification to ensure expected design behavior. Coverage of an assertion in terms of statements of a Register Transfer Level (RTL) source code is a very accessible metric for understanding the scope of assertions and for debug. However, few methods to report it currently exist. We present a methodology to define and compute code coverage of an assertion. Our method is based on static and dynamic analysis of the RTL source code. We demonstrate the scalability and effectiveness of our approach with experimental results on real designs for both manual and automatically generated assertions.
更多
查看译文
关键词
formal verification,program debugging,source code (software),RTL source code analysis,code coverage,debug,presilicon hardware verification,register transfer level,assertions,code coverage,formal verification,static analysis
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要