Bounding memory interference delay in COTS-based multi-core systems

RTAS(2014)

引用 299|浏览611
暂无评分
摘要
In commercial-off-the-shelf (COTS) multi-core systems, a task running on one core can be delayed by other tasks running simultaneously on other cores due to interference in the shared DRAM main memory. Such memory interference delay can be large and highly variable, thereby posing a significant challenge for the design of predictable real-time systems. In this paper, we present techniques to provide a tight upper bound on the worst-case memory interference in a COTS-based multi-core system. We explicitly model the major resources in the DRAM system, including banks, buses and the memory controller. By considering their timing characteristics, we analyze the worst-case memory interference delay imposed on a task by other tasks running in parallel. To the best of our knowledge, this is the first work bounding the request re-ordering effect of COTS memory controllers. Our work also enables the quantification of the extent by which memory interference can be reduced by partitioning DRAM banks. We evaluate our approach on a commodity multi-core platform running Linux/RK. Experimental results show that our approach provides an upper bound very close to our measured worst-case interference.
更多
查看译文
关键词
cots-based multicore systems,cots memory controllers,worst-case memory interference delay,dram chips,dram buses,linux-rk,dram banks,linux,shared memory systems,commodity multicore platform,predictable real-time systems,bounding memory interference delay,shared dram main memory,real-time systems,commercial-off-the-shelf multicore systems,indexes,multicore processing,real time systems,interference
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要