Heterogeneous architecture design with emerging 3D and non-volatile memory technologies

ASP-DAC(2015)

引用 12|浏览47
暂无评分
摘要
Energy becomes the primary concern in nowadays multi-core architecture designs. Moore's law predicts that the exponentially increasing number of cores can be packed into a single chip every two years, however, the increasing power density is the obstacle to continuous performance gains. Recent studies show that heterogeneous multi-core is a competitive promising solution to optimize performance per watt. In this paper, different types of heterogeneous architecture are discussed. For each type, current challenges and latest solutions are briefly introduced. Preliminary analyses are performed to illustrate the scalability of the heterogeneous system and the potential benefits towards future application requirements. Moreover, we demonstrate the advantages of leveraging three-dimensional (3D) integration on heterogeneous architectures. With 3D die stacking, disparate technologies can be integrated on the same chip, such as the CMOS logic and emerging non-volatile memory, enabling a new paradigm of architecture design.1
更多
查看译文
关键词
3d die stacking,random-access storage,multicore architecture designs,three-dimensional integrated circuits,cmos logic circuits,cmos logic,moore's law,non-volatile memory,heterogeneous architecture design,logic design,nonvolatile memory technologies
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要