An Alternative Architecture For On-Chip Global Interconnect: Segmented Bus Power Modeling

CONFERENCE RECORD OF THE THIRTY-SECOND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2(1998)

引用 39|浏览3
暂无评分
摘要
On-chip interconnect power consumption has become an important issue as technology quickly scales down and the industry embraces system-on-a-chip (SOC). The simple bus structure may become a serious bottleneck in reducing the total chip power consumption and increasing performance due to transmission line effects. Alternative interconnect structures should be considered under this circumstances. This paper models the power consumption of both a global data bus and the proposed segmented bus for a commercial chip at the behavioral level. The chip is an integration of a 16-bit DSP and a 32-bit RISC microcontroller The power measurements of both bus structures at different technology feature size levels are reported for a set of standard signal processing benchmarks.
更多
查看译文
关键词
system on a chip,signal processing,microcontrollers,reduced instruction set computing,chip,transmission line
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要