A precorrected-FFT method for simulating on-chip inductance.

ICCAD(2002)

引用 1|浏览26
暂无评分
摘要
ABSTRACTThe simulation of on-chip inductance using PEEC-based circuit analysis methods often requires the solution of a subproblem where an extracted inductance matrix must be multiplied by a current vector, an operation with a high computational cost. This paper presents a highly accurate technique, based on a precorrected-FFT approach, that speeds up this calculation. Instead of computing the inductance matrix explicitly, the method exploits the properties of the inductance calculation procedure while implicitly considering the effects of all of the inductors in the layout. An optimized implementation of the method has been applied to accurately simulate large industrial circuits with up to 121,000 inductors and nearly 7 billion mutual inductive couplings in about 20 minutes. Techniques for trading off the CPU time with the accuracy using different approximation orders and grid constructions are also illustrated. Comparisons with a block diagonal sparsification method in terms of accuracy, memory and speed demonstrate that our method is an excellent approach for simulating on-chip inductance in a large circuit.
更多
查看译文
关键词
circuit simulation,equivalent circuits,fast Fourier transforms,inductance,integrated circuit interconnections,integrated circuit layout,matrix algebra,CPU time,IC layout,PEEC model,PEEC-based circuit analysis methods,approximation orders,grid constructions,inductance matrix,large industrial circuits,on-chip inductance simulation,optimized implementation,partial element equivalent circuit model,precorrected-FFT method,
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要