Accelerating Clock Mesh Simulation Using Matrix-Level Macromodels and Dynamic Time Step Rounding

ISQED(2008)

引用 10|浏览19
暂无评分
摘要
Clock meshes have found increasingly wide applications in today's high-performance IC designs. The inherent routing redundancies associated with clock meshes lead to improved clock skews and reliability. However, the high complexity of clock meshes in modern chip designs has made its verification very challenging. A typical clock distribution network may consist of millions of coupled/interconnected linear elements and hundreds of nonlinear clock drivers attached at different locations on the mesh. Such a large network is often too complex for feasible SPICETike simulation. In this paper, we present a new simulation methodology which decomposes a clock mesh into linear and nonlinear parts. By exploiting the special matrix property of the linear subsystem resulting from modified nodal analysis (MNA) formulation, the linear subsystem is represented as a matrix-level macromodel, which greatly simplifies the overall simulation task. These macromodels can be efficiently computed using Cholesky factorization and significantly speedup the nonlinear Newton-Raphson iterations used in the transient simulation for the complete clock mesh. Furthermore, a dynamic time step rounding technique is proposed to limit the number of passive macromodels needed in the entire transient simulation which further improves the efficiency of the proposed approach.
更多
查看译文
关键词
nonlinear part,accelerating clock mesh simulation,clock mesh,integrated circuit modelling,dynamic time step rounding,clock mesh simulation,macromodel,nonlinear newton-raphson iteration,inthe transient simulation,entire transient simulation,improved clock skew,clocks,matrix-level macromodels,cholesky factorization,simulation,passive macromodel,matrix-level macromodel,integrated circuit design,nonlinear clock driver,nodal analysis formulation,linear subsystem,transient simulation,feasible spice-like simulation,complete clock mesh,clock skew,newton-raphson method,typical clock distribution network,new simulation methodology,synchronisation,chip,redundancy,chip scale packaging,newton raphson,acceleration,modified nodal analysis,couplings,computational modeling,application specific integrated circuits,routing,newton raphson method,matrix decomposition
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要