SRAM read/write margin enhancements using FinFETs

IEEE Trans. VLSI Syst.(2010)

引用 87|浏览123
暂无评分
摘要
Process-induced variations and subthreshold leakage in bulk-Si technology limit the scaling of SRAM into sub-32 nm nodes. New device architectures are being considered to improve VT control and reduce short channel effects. Among the likely candidates, FinFETs are the most attractive option because of their good scalability and possibilities for further SRAM performance and yield enhancement through independent gating. The enhancements to read/write margins and yield are investigated in detail for two cell designs employing independently gated FinFETs. It is shown that FinFET-based 6-T SRAM cells designed with pass-gate feedback (PGFB) achieve significant improvements in the cell read stability without area penalty. The write-ability of the cell can be improved through the use of pull-up write gating (PUWG) with a separate write word line (WWL). The benefits of these two approaches are complementary and additive, allowing for simultaneous read and write yield enhancements when the PGFB and PUWG designs are used in combination.
更多
查看译文
关键词
vt control,margin enhancement,sram performance,independent gating,gated finfets,6-t sram cell,area penalty,yield enhancement,puwg design,simultaneous read,process-induced variation,feedback,variation,cmos technology,fluctuations,sram,short channel effect,subthreshold leakage,si,scalability,decoding
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要