System-level synthesis of memory architecture for stream processing sub-systems of a MPSoC

DAC(2012)

引用 1|浏览22
暂无评分
摘要
Many embedded processor chips aimed at high performance and low power application domains are implemented as multiprocessor System-on-Chip (MPSoC) devices. The multimedia and communication sub-systems of an MPSoC perform some of the most computation intensive and performance critical tasks, and are key determinants of the system-level performance and power consumption. This paper presents an automated technique for synthesizing the system-level memory architecture (both code and data) for the streaming sub-systems of an embedded processor. The experimental results evaluate effectiveness of the proposed technique by synthesizing the system-level memory architecture for benchmark stream processing applications and comparisons against an existing approach.
更多
查看译文
关键词
system-level performance,system-level memory architecture,stream processing sub-systems,low power application domain,communication sub-systems,embedded processor chip,system-level synthesis,automated technique,high performance,power consumption,performance critical task,embedded processor,minimization,system on chip,chip,stream processing,benchmark testing,embedded systems,memory management
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要