Statistical clock skew analysis considering intradie-process variations

ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS(2004)

引用 85|浏览1
暂无评分
摘要
With shrinking cycle times, clock skew has become an increasingly difficult and important problem for high performance designs. Traditionally, clock skew has been analyzed using case-files which cannot model intradie-process variations and hence result in a very optimistic skew analysis. In this paper, we present a statistical skew analysis method to model intradie process variations. We first present a formal model of the statistical clock-skew problem and then propose an algorithm based on propagation of joint probability density functions in a bottom-up fashion in a clock tree. The analysis accounts for topological correlations between path delays and has linear runtime with the size of the clock tree. The proposed method was tested on several large clock-tree circuits, including a clock tree from a large industrial high-performance microprocessor. The results are compared with Monte Carlo simulation for accuracy comparison and demonstrate the need for statistical analysis of clock skew.
更多
查看译文
关键词
process variation,optimistic skew analysis,topological correlations,intradie-process variations,analysis account,integrated circuit modelling,clock tree,trees (mathematics),statistical clock skew analysis,statistical analysis,Monte Carlo simulation,statistical skew analysis method,path delays,clocks,model intradie-process variation,Monte Carlo methods,linear runtime,important problem,Clock skew,clock-tree circuits,joint probability density functions,clock skew,shrinking cycle times,high-performance microprocessor,statistical clock-skew problem,formal model,probability
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要