The design and use of simplepower: a cycle-accurate energy estimation tool

37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000(2000)

引用 681|浏览1
暂无评分
摘要
In this paper, we presen t the design and use of a comprehensiv e framework, SimplePower, for ev aluating the effect of high-level algorithmic, architectural, and compilation trade-offs on energy. An execution-driven, cycle-accurate RT lev el energy estimation tool that uses transition sensitive energy models forms the cornerstone of this framework. SimplePower also pro vides the energy consumed in the memory system and on-chip buses using analytical energy models.We presen t the use of SimplePower to evaluate the impact of a new selective gated pipeline register optimization, a high-level data transformation and a pow er-conscious post compilation optimization (register relabeling) on the datapath, memory and on-chip bus energy, respectively. We find that these three optimizations reduce the energy by 18-36% in the datapath, 62% in the memory system and 12% in the instruction cache data bus, respectively.
更多
查看译文
关键词
memory system,comprehensiv e framework,analytical energy model,cycle-accurate energy estimation tool,instruction cache data bus,high-level data transformation,compilation trade-offs,energy estimation tool,high-level algorithmic,transition sensitive energy model,on-chip bus energy,nanotechnology,design optimization,process design,quantum cellular automata,registers,data transformation,embedded software,algorithm design and analysis,compiler optimization
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要